# 3A, High Efficiency uPOL Module #### MUN12AD03-SH #### FEATURES: - High Density uPOL Module - 3A Output Current - 91% Peak Efficiency at 12VIN - Input Voltage Range from 4.5V to 16V - Output Voltage Range from 0.6V to 5.0V - Enable / PGOOD Function - Automatic Power Saving/PWM Mode - Protections (OCP: Non-latching, OTP) - Adjustable Soft Start Function - Compact Size: 3.5mm\*3.5mm\*1.7mm - Pb-free for RoHS compliant - MSL 2, 260°C Reflow #### **APPLICATIONS:** - Point of Load Conversion - LDOs Replacement - Set Top Box / DSL Modem / AP Router - Industrial Personal Computer #### **GENERAL DESCRIPTION:** The uPOL module is non-isolated dc-dc converter that can deliver up to 3A of output current. The PWM switching regulator, high frequency power inductor are integrated in one hybrid package. It only needs input/output capacitors and one voltage dividing resistor to perform properly. The module has automatic operation with PWM mode and power saving mode according to loading, through constant on-time control, the module offers a simpler control loop and faster transient response. Other features include remote enable function, internal soft-start, non-latching over current protection, power good, input under voltage locked-out capability. The low profile and compact size package $(3.5\text{mm} \times 3.5\text{mm} \times 1.7\text{mm})$ is suitable for automated assembly by standard surface mount equipment. The uPOL module is Pb-free and RoHS compliance. ### **TYPICAL APPLICATION CIRCUIT & PACKAGE:** FIGURE.1 Typical Application Circuit FIGURE.2 High Density Low Profile uPOL Module # **ORDER INFORMATION:** | Part Number | Ambient Temp. Range<br>(°C) | Package<br>(Pb-Free) | MSL | Note | |--------------|-----------------------------|----------------------|---------|------| | MUN12AD03-SH | -40 ~ +85 | QFN | Level 2 | - | | Order Code | Packing | Quantity | |--------------|---------------|----------| | MUN12AD03-SH | Tape and reel | 1000 | # PIN CONFIGURATION: # PIN DESCRIPTION: | Symbol | Pin No. | Description | | | |----------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SS | 1 | Leave SS pin floating for default 1ms soft-start time. For longer than 1ms soft-start time, connect a capacitor from SS to GND. Tss(ms)=Css(nF)*0.6V/4uA | | | | FB | 2 | Feedback input. Connect an external resistor divider to set the output voltage. | | | | PGOOD 3 | | Power Good indicator. The pin output is an open drain that can connect to Vout by resistor. | | | | VOUT 4, 9 | | Power output pin. Connect to output for the load. | | | | GND | 5, 10, 11 | Power ground pin for signal, input, and output return path. This pin needs to be connected to one or more ground plane directly. | | | | NC | 6 | No connection | | | | EN | 7 | On/Off control pin for module. EN = LOW, the module is off. EN = HIGH, the module is on. Do not float. | | | | VIN 8 Power input pin. It needs to be connected to input | | Power input pin. It needs to be connected to input rail. | | | # **ELECTRICAL SPECIFICATIONS:** CAUTION: Do not operate at or near absolute maximum rating listed for an extended period of time. This stress may adversely impact product reliability and result in failures outside of warranty. | Parameter | Description | Min. | Тур. | Max. | Unit | |--------------------------|-------------------------------------------------------|------|------|---------|------| | Absolute Maximum Ratings | | | | | | | VIN to GND | | - | - | +18.0 | V | | VOUT to GND | | - | - | +6.5 | V | | FB to GND | | - | - | +4.0 | V | | EN to GND | | - | - | VIN+0.3 | V | | PGOOD to GND | | - | - | +18.0 | V | | Tc | Case Temperature of Inductor | - | - | +110 | °C | | Tj | Junction Temperature | -40 | - | +125 | °C | | Tstg | Storage Temperature | -40 | - | +125 | °C | | | Human Body Model (HBM) | - | - | 2k | V | | ESD Rating | Machine Model (MM) | - | - | 200 | V | | | Charge Device Model (CDM) | - | - | 500 | V | | ■ Recommendat | Recommendation Operating Ratings | | | | | | VIN | Input Supply Voltage | +4.5 | - | +16.0 | V | | VOUT | Adjusted Output Voltage | +0.6 | - | +5.0 | V | | PGOOD | Power Good Voltage | - | - | +16.0 | V | | Та | Ambient Temperature | -40 | - | +85 | °C | | ■ Thermal Information | | | | | | | Rth(jchoke-a) | Thermal resistance from junction to ambient. (Note 1) | - | 28.2 | - | °C/W | #### NOTES: <sup>1.</sup> Rth(jchoke-a) is measured with the component mounted on an effective thermal conductivity test board on 0 LFM condition. The test board size is 30mm×30mm×1.6mm with 4 layers, 2oz. The test condition is complied with JEDEC EIJ/JESD 51 Standards. # **ELECTRICAL SPECIFICATIONS: (Cont.)** Conditions: $T_A = 25$ °C, unless otherwise specified. Test Board Information: $42\text{mm}\times42\text{mm}\times1.6\text{mm}$ , 4 layers, 2oz. The output ripple and transient response are measured by short loop probing and limited to 20MHz bandwidth. Cin = 10uF/16V/1206\*2, Cout = 47uF/6.3V/0805\*2. | Symbol | Parameter | Conditions | Min. | Тур. | Max. | Unit | |------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------|-------|-------|-------|-----------------------| | ■ Input ( | Characteristics | | | | | | | I <sub>SD(IN)</sub> | Input shutdown current | Vin =12V, EN = GND | - | 5.5 | - | uA | | | | Vin =12V, EN = VIN | - | - | - | - | | I <sub>S(IN)</sub> | Input supply current | Iout = $0A$ , Vout = $3.3V$ | - | 0.15 | - | mA | | 15(IN) | Input supply current | Iout = $10mA$ , Vout = $3.3V$ | - | 3.2 | - | mA | | | | Iout = 3A, Vout = 3.3V | - | 0.96 | - | Α | | <ul><li>Output</li></ul> | t Characteristics | | | | | | | I <sub>OUT(DC)</sub> | Output continuous current range | | 0 | - | 3 | А | | $\Delta V_{ extsf{OUT}}$ / $\Delta V_{ extsf{IN}}$ | Line regulation accuracy | Vin = 5V to 16V<br>Vout = 3.3V, Iout = 0A<br>Vout = 3.3V, Iout = 3A | - | 0.5 | - | % V <sub>O(SET)</sub> | | $\Delta$ $m{V}$ оит $m/\Delta$ $m{I}$ оит | Load regulation accuracy | Iout = 0A to 3A<br>Vin = 12V, Vout = 3.3V | -2 | - | +3 | % V <sub>O(SET)</sub> | | | Output ripple voltage | Vin = 12V, Vout = 3.3V<br>EN = VIN | - | - | - | - | | $V_{\text{OUT}(\text{AC})}$ | | Iout = 10mA | - | 22 | - | mVp-p | | | | Iout = 3A | - | 13 | - | mVp-p | | ■ Dynam | nic Characteristics | | | | | | | $\Delta V_{ ext{OUT-DP}}$ | Voltage change for positive load step | Iout = 1.5 A to 3A<br>Current slew rate = 0.15A/uS<br>Vin = 12V, Vout = 3.3V | - | 50 | - | mVp-p | | ΔV <sub>OUT-DN</sub> Voltage change for negative load step | | Iout = 3A to 1.5A<br>Current slew rate = 0.15A/uS<br>Vin = 12V, Vout = 3.3V | - | 50 | - | mVp-p | | ■ Control | Characteristics | | | | | | | \/ | Deference velters | PWM Mode | 0.591 | 0.600 | 0.609 | V | | V <sub>REF</sub> | Referance voltage | PFM Mode | 0.591 | 0.600 | 0.618 | V | | Fosc | Oscillator frequency | PWM Operation | - | 1.0 | - | MHz | | VuvLo Input UVLO threshold | | | - | - | 4.5 | V | | $V_{PGL}$ | PGOOD output low | $I_{PGOOD}$ =4mA | 0.04 | 0.15 | 0.3 | V | | V <sub>EN_TH</sub> | Enable rising threshold voltage | | 1.5 | - | - | V | | V EN_IH | Enable falling<br>threshold voltage | | - | - | 0.4 | V | | $T_{\mathtt{OTP}}$ | Over temp protection | | - | 150 | - | °C | | ОСР | Protection Output<br>Current | | 3.8 | - | 5.2 | А | ### **TYPICAL PERFORMANCE CHARACTERISTICS: (1.0VOUT)** Conditions: $T_A = 25$ °C, unless otherwise specified. Test Board Information: $42\text{mm} \times 42\text{mm} \times 1.6\text{mm}$ , 4 layers, 20z. The output ripple and transient response are measured by short loop probing and limited to 20MHz bandwidth. Cin = 10uF/16V/1206\*2, Cout = 47uF/6.3V/0805\*2. The following figures are the typical characteristic curves at 1.0Vout. ### **TYPICAL PERFORMANCE CHARACTERISTICS: (1.8VOUT)** Conditions: $T_A = 25$ °C, unless otherwise specified. Test Board Information: $42\text{mm} \times 42\text{mm} \times 1.6\text{mm}$ , 4 layers, 20z. The output ripple and transient response are measured by short loop probing and limited to 20MHz bandwidth. Cin = 10uF/16V/1206\*2, Cout = 47uF/6.3V/0805\*2. The following figures are the typical characteristic curves at 1.8Vout. ### **TYPICAL PERFORMANCE CHARACTERISTICS: (3.3VOUT)** Conditions: $T_A = 25$ °C, unless otherwise specified. Test Board Information: $42\text{mm} \times 42\text{mm} \times 1.6\text{mm}$ , 4 layers, 20z. The output ripple and transient response are measured by short loop probing and limited to 20MHz bandwidth. Cin = 10uF/16V/1206\*2, Cout = 47uF/6.3V/0805\*2. The following figures are the typical characteristic curves at 3.3Vout. ### **TYPICAL PERFORMANCE CHARACTERISTICS: (5.0VOUT)** Conditions: $T_A = 25$ °C, unless otherwise specified. Test Board Information: $42\text{mm} \times 42\text{mm} \times 1.6\text{mm}$ , 4 layers, 20z. The output ripple and transient response are measured by short loop probing and limited to 20MHz bandwidth. Cin = 10uF/16V/1206\*2, Cout = 47uF/6.3V/0805\*2. The following figures are the typical characteristic curves at 5.0Vout. # **APPLICATIONS INFORMATION:** #### REFERENCE CIRCUIT FOR GENERAL APPLICATION: Figure 27 show the module application schematics for input voltage +12V. FIG.27 Reference Circuit for General Application ### **APPLICATIONS INFORMATION: (Cont.)** #### **RECOMMENDATION LAYOUT GUIDE:** In order to achieve stable, low losses, less noise or spike, and good thermal performance some layout considerations are necessary. The recommendation layout is shown as Figure 28. - The ground connection between pin 5, 10 and 11 should be a solid ground plane under the module. It can be connected one or more ground plane by using several Vias. - 2. Place high frequency ceramic capacitors between pin 4 and 9 (VOUT), and pin 5, 10 and 11 (GND) for output side, as close to module as possible to minimize high frequency noise. - 3. Keep the $R_{FB\_T}$ and $R_{FB\_B}$ connection trace to the module pin 2 (FB) short. - 4. Use large copper area for power path (VIN, VOUT, and GND) to minimize the conduction loss and enhance heat transferring. Also, use multiple Vias to connect power planes in different layer. FIG.28 Recommendation Layout ### **APPLICATIONS INFORMATION: (Cont.)** #### **SAFETY CONSIDERATIONS:** Certain applications and/or safety agencies may require fuses at the inputs of power conversion components. Fuses should also be used when there is the possibility of sustained input voltage reversal which is not current limited. For greatest safety, we recommend a fast blow fuse installed in the ungrounded input supply line. The installer must observe all relevant safety standards and regulations. For safety agency approvals, install the converter in compliance with the end-user safety standard. #### **INPUT FILTERING:** The module should be connected to a source supply of low AC impedance and high inductance in which line inductance can affect the module stability. An input capacitor must be placed as near as possible to the input pin of the module so to minimize input ripple voltage and ensure module stability. #### **OUTPUT FILTERING:** To reduce output ripple and improve the dynamic response as the step load changes, an additional capacitor at the output must be connected. Low ESR polymer and ceramic capacitors are recommended to improve the output ripple and dynamic response of the module. #### PROGRAMMING OUTPUT VOLTAGE: The module has an internal $0.6V\pm1.5\%$ reference voltage. The output voltage can be programmed by the dividing resistor ( $R_{FB\_T}$ and $R_{FB\_B}$ ). The output voltage can be calculated by Equation 1, resistor choice may be referred to TABLE 1. VOUT (V) = $$0.6\cancel{\cancel{E}}1 + \frac{R_{FB\_T}}{R_{FB\_B}}\frac{\cancel{\dot{z}}}{\cancel{\dot{z}}}$$ (EQ.1) | VOUT (V) | $R_{FB\_T}(k\Omega)$ | $R_{FB\_B}(k\Omega)$ | |----------|----------------------|----------------------| | 1.0 | 100 | 150 | | 1.2 | 100 | 100 | | 1.8 | 100 | 50 | | 3.3 | 100 | 22.1 | | 5.0 | 100 | 13.7 | **TABLE 1 Resistor values for common output voltages** # **APPLICATIONS INFORMATION: (Cont.)** #### **THERMAL CONSIDERATIONS:** All of thermal testing condition is complied with JEDEC EIJ/JESD 51 Standards. Therefore, the test board size is 42mm×42mm×1.6mm with 4 layers 2oz. The case temperature of module sensing point is shown as Figure 29. Then Rth(jchoke-a) is measured with the component mounted on an effective thermal conductivity test board on 0 LFM condition. The MUN12AD03-SH power module is designed for using when the case temperature is below 110°C regardless the change of output current, input/output voltage or ambient temperature. #### Sensing Point (Defined case temperature) Figure 29. Case Temperature Sensing Point ### **REFLOW PARAMETERS:** Lead-free soldering process is a standard of electronic products production. Solder alloys like Sn/Ag, Sn/Ag/Cu and Sn/Ag/Bi are used extensively to replace the traditional Sn/Pb alloy. Sn/Ag/Cu alloy (SAC) is recommended for this power module process. In the SAC alloy series, SAC305 is a very popular solder alloy containing 3% Ag and 0.5% Cu and easy to obtain. Figure 30 shows an example of the reflow profile diagram. Typically, the profile has three stages. During the initial stage from room temperature to 150°C, the ramp rate of temperature should not be more than 3°C/sec. The soak zone then occurs from 150°C to 200°C and should last for 60 to 120 seconds. Finally, keep at over 217°C for 60~150 seconds to melt the solder and make the peak temperature at the range from 255°C to 260°C (Do not exceed 30 sec). It is noted that the time of peak temperature should depend on the mass of the PCB board. The reflow profile is usually supported by the solder vendor and one should adopt it for optimization according to various solder type and various manufacturers' formulae. FIG.30 Recommendation Reflow Profile (Not to scale) <sup>\*</sup>Refer to the Classification Reflow Profile of J-STD-020. # **PACKAGE OUTLINE DRAWING:** | DIM | MILLIMETERS | | | | |-------|-------------|------|------|--| | ווועו | MIN | NOM | MAX | | | Α | 1.40 | 1.55 | 1.70 | | | D | 3.40 | 3.50 | 3.60 | | | D1 | 1.70 | 1.80 | 1.90 | | | D2 | 1.10 | 1.20 | 1.30 | | | E | 3.40 | 3.50 | 3.60 | | | E1 | 1.40 | 1.50 | 1.60 | | | E2 | 0.45 | 0.55 | 0.65 | | | K1 | 1.35 | 1.45 | 1.55 | | | K2 | 0.20 | 0.35 | 0.50 | | | е | 0.70 | 0.80 | 0.90 | | | b | 0.30 | 0.40 | 0.50 | | | L | 0.30 | 0.40 | 0.50 | | | L1 | 0.00 | 0.10 | 0.20 | | | ZD | 0.15 | 0.30 | 0.45 | | | ZE | 0.40 | 0.55 | 0.70 | | # **LAND PATTERN REFERENCE:** # RECOMMENDED STENCIL PATTERN\* \*Based on 0.1~0.15mm thickness stencil (Reference only) \*Recommended solder paste coverage 55~100% # **PACKING REFERENCE:** Unit: mm # **Package In Tape Loading Orientation** # **Tape Dimension** Unit:mm | A0 | $3.80 \pm 0.10$ | Е | 1.75 ± 0.10 | |----------------|------------------|----|-----------------| | B0 3.80 ± 0.10 | | K0 | $1.88\pm0.10$ | | F | 5.50 ± 0.05 | P0 | $4.00 \pm 0.10$ | | W | 12.0 ± 0.30 | P1 | $8.00 \pm 0.10$ | | D0 | φ1.5 +0.10/-0.00 | P2 | $2.00 \pm 0.05$ | | D1 φ1.5± 0.10 | | t | $0.25 \pm 0.1$ | # **PACKING REFERENCE: (Cont.)** ### **Peel Strength of Top Cover Tape** The peel speed shall be about 300mm/min. The peel force of top cover tape shall be between 0.1N to 1.3N # **REVISION HISTORY:** | Date | Revision | Changes | | |------------|----------|-------------------------------------------------------------------|--| | 2015.09.11 | 00 | Release the preliminary specification. | | | 2015.11.13 | 01 | Change recommendation reflow profile | | | 2016.01.12 | 02 | Update POD dimension | | | 2016.03.30 | 03 | Change PGOOD pin description | | | 2016.06.28 | 04 | Modify land pattern reference | | | 2017.03.24 | 05 | Add PGOOD sink current spec | | | | | 1. Page 13, add test board information"2oz". | | | 2022.12.19 | 9 06 | 2. Page 14, update reflow parameters and FIG.30. | | | 2022.12.19 | | 3. Page 16, change the thickness description of stencil. Add note | | | | | and unit. | | | 2024.12.16 | A1 | Synchronized with document management number | |